@article{Kokila_Murali Das_Begum_Ramasubramanian_2019, title={Hardware Signature Generation Using a Hybrid PUF and FSM Model for an SoC Architecture}, volume={63}, url={https://pp.bme.hu/eecs/article/view/13424}, DOI={10.3311/PPee.13424}, abstractNote={<p>Security is becoming an important issue in the recent System on Chip (SoC) design due to various hardware attacks that can affect manufacturers, system designers or end users. Major issues include hardware Trojan attack, hardware intellectual property (IP) theft, such as an illegal sale or use of firm intellectual property cores or integrated circuits (ICs) and physical attacks. A hybrid model consisting of Arbiter PUF and Butterfly PUF are used to generate random responses which are fed to a Finite State Machine (FSM). A three-level FSM was designed to generate the signature correctly to authenticate IPs. The results were obtained with the help of three Intellectual Property (IP) cores – Zedboard OLED IP, ISCAS’89 s1423 Benchmark IP and a Full Adder IP. A 16-bit arbiter PUF and Butterfly PUF have been implemented on a 28nm FPGA. The average execution time to generate hardware signature for three IP cores was found to be 4.78 seconds (5 iterations) which is considerably low.</p>}, number={4}, journal={Periodica Polytechnica Electrical Engineering and Computer Science}, author={Kokila, Jagadeesh and Murali Das, Arjun and Begum, Basha Shameedha and Ramasubramanian, Natarajan}, year={2019}, pages={244–253} }