The Effect of Latency Increasing on the Realisation Cost in High Level Synthesis of Pipeline Systems

Authors

  • György Pilászy
    Affiliation

    BME-IIT

  • György Rácz
    Affiliation

    BME-IIT

  • Péter Arató
    Affiliation

    BME-IIT

https://doi.org/10.3311/PPee.7024

Abstract

This paper examines the effects of increasing the latency in pipeline systems. The high level synthesis methods focus on the pipeline throughput only, and the latency is an output parameter. The proposed method is capable for reducing the cost of the implementation by increasing the latency at the same throughput. The essence of the proposed method is that an increase in the latency may increase the mobility ranges of the processing units. Thus, the increased degrees of freedom may cause better implementation by affecting the scheduling and allocation steps. An impact assessment algorithm for calculating proper latency increment range is also presented.

Keywords:

Pipelining, latency time, HLS, CAD, microcontroller, multiprocessing, embedded systems

Published Online

2014-08-27

How to Cite

Pilászy, G., Rácz, G., Arató, P. “The Effect of Latency Increasing on the Realisation Cost in High Level Synthesis of Pipeline Systems”, Periodica Polytechnica Electrical Engineering and Computer Science, 58(2), pp. 37–42, 2014. https://doi.org/10.3311/PPee.7024

Issue

Section

Articles